## **University of Technology**

## **Computer Engineering Department**

## Academic Year 2023 - 2024





| CE231 | 2 Units - 2 Hours Per Week |
|-------|----------------------------|
|-------|----------------------------|

| Contents of Syllabus                                                               | Hours |  |
|------------------------------------------------------------------------------------|-------|--|
| Synchronous sequential circuits.                                                   |       |  |
| Basic definition.                                                                  |       |  |
| Analysis of sequential circuits.                                                   |       |  |
| <ul> <li>Mealy machine and Moor machine.</li> </ul>                                |       |  |
| <ul> <li>Design of synchronous sequential circuits.</li> </ul>                     | 0.0   |  |
| Algorithmic state machines.                                                        | 8h    |  |
| ASM chart.                                                                         | 1     |  |
| <ul> <li>Principal component of an ASM chart.</li> </ul>                           |       |  |
| <ul> <li>Conversion of a state diagram to ASM chart.</li> </ul>                    |       |  |
| <ul> <li>Design by using JK flip-flops, D flip-flops, one flip-flop per</li> </ul> |       |  |
| state, multiplexers, and PLA                                                       |       |  |
| Asynchronous sequential logic.                                                     |       |  |
| <ul> <li>Analysis procedure - Derivation of primitive flow table.</li> </ul>       |       |  |
| Reduction of primitive flow table.                                                 | 1     |  |
| • Cycles and races.                                                                |       |  |
| • Hazards.                                                                         |       |  |
| Design examples                                                                    |       |  |
| Operational amplifiers.                                                            |       |  |
| • Introduction.                                                                    |       |  |
| <ul> <li>Non-inverting Op-Amp.</li> </ul>                                          |       |  |
| • Inverting Op-Amp.                                                                |       |  |
| <ul> <li>Voltage follower.</li> </ul>                                              |       |  |
| Voltage adder.                                                                     |       |  |
| • Integrator.                                                                      |       |  |
| • Differentiator.                                                                  |       |  |
| Differential. Input amplifier                                                      |       |  |
| D/A and A/D Converters.                                                            |       |  |
| <ul> <li>Variable resistor network.</li> </ul>                                     |       |  |
| • D/A converters.                                                                  |       |  |
| <ul> <li>Resistive divider DAC.</li> </ul>                                         |       |  |
| <ul> <li>Binary ladder DAC.</li> </ul>                                             |       |  |
| <ul> <li>DAC accuracy and resolution.</li> </ul>                                   |       |  |
| • A/D Converters.                                                                  |       |  |

|                                                                              | <u>,                                      </u> |  |
|------------------------------------------------------------------------------|------------------------------------------------|--|
| Simultaneous ADC.                                                            |                                                |  |
| Counter-type ADC.                                                            |                                                |  |
| Continuous ADC.                                                              |                                                |  |
| Successive approximation ADC                                                 |                                                |  |
|                                                                              |                                                |  |
| Logic families (CMOS, TTL, ECL)                                              | 6h                                             |  |
| <ul> <li>Propagation delay,</li> </ul>                                       |                                                |  |
| • Switching speed limitations, power dissipation, fan-in/fan out constraints |                                                |  |
| Programmable logic devices.                                                  | 8h                                             |  |
| PLD advantages.                                                              |                                                |  |
| ROM as PLD.                                                                  |                                                |  |
| PLA and PAL.                                                                 |                                                |  |
| Sequential programmable devices.                                             |                                                |  |
| Sequential PLD (SPLD).                                                       |                                                |  |
| Complex PLD (CPLD).                                                          |                                                |  |
| Field-Programmable Gate Array (FPGA).                                        |                                                |  |
| Generic array logic device (GAL).                                            | V                                              |  |
| Mega PAL.                                                                    |                                                |  |
| Hard Array Logic (HAL).                                                      | 1                                              |  |
| Introduction to VHDL.                                                        | 8h                                             |  |
| The main features of VHDL.                                                   |                                                |  |
| Design units.                                                                |                                                |  |
| Structural modeling.                                                         |                                                |  |
| Data flow modeling.                                                          |                                                |  |
| Behavioral modeling.                                                         | 1                                              |  |
| Mixed style of modeling.                                                     |                                                |  |
| Concurrent vs Sequential.                                                    | 11                                             |  |
| Components and Packages.                                                     |                                                |  |
| Functions and procedures.                                                    |                                                |  |
| VHDL simulation.                                                             |                                                |  |
| VHDL synthesis                                                               |                                                |  |

## **References:**

1.Shiv Shanker"Digital Circuit and Systems II ",2009

2. M. Morris Mano "Digital Design "four edition, 2007